Swarup Bhunia & Saibal Mukhopadhyay 
Low-Power Variation-Tolerant Design in Nanometer Silicon 

Support
Design considerations for low-power operations and robustness with respect to variations typically impose contradictory requirements. Low-power design techniques such as voltage scaling, dual-threshold assignment and gate sizing can have large negative impact on parametric yield under process variations. This book focuses on circuit/architectural design techniques for achieving low power operation under parameter variations. We consider both logic and memory design aspects and cover modeling and analysis, as well as design methodology to achieve simultaneously low power and variation tolerance, while minimizing design overhead. This book will discuss current industrial practices and emerging challenges at future technology nodes.
€96.29
méthodes de payement

Table des matières

Introduction and Motivation.- Background on Power Dissipation.- Background on Parameter Variations.- Low power Logic Design under Variations.- Low Power Memory Design under Variations.- System and Architecture Level Design.- Emerging Challenges and Solution Approach.- Conclusion and Discussion.
Achetez cet ebook et obtenez-en 1 de plus GRATUITEMENT !
Langue Anglais ● Format PDF ● Pages 440 ● ISBN 9781441974181 ● Taille du fichier 17.1 MB ● Éditeur Swarup Bhunia & Saibal Mukhopadhyay ● Maison d’édition Springer US ● Lieu NY ● Pays US ● Publié 2010 ● Téléchargeable 24 mois ● Devise EUR ● ID 2150438 ● Protection contre la copie DRM sociale

Plus d’ebooks du même auteur(s) / Éditeur

17 868 Ebooks dans cette catégorie